. "FIG. 3A is a table showing an exemplary modified round-robin priority scheme for bus arbiters 216, 226, 236, 246 of processors 210, 220, 230, 240, respectively." . . .