A semiconductor integrated circuit as claimed in claim 6, wherein, for N second supply circuit blocks, where N is a positive integer greater than 1, one of the frequency-divided signals generated by an n-th second supply circuit block is supplied as a corresponding input frequency-divided clock signal for an (n+1)-th second supply circuit block, where n is an integer equal between 1 and N???1, inc