FIGS. 7A and 7B are a plan view and a sectional view for explaining a second mask process among the manufacturing method of a thin film transistor array substrate of horizontal electric applying type according to embodiment of the present invention, respectively.