In the sixth cycle, the third memory controller 48 compares an upper address of the address fed from the second peripheral unit 43 with its self-stored latest address (in this instance, the row address R4), confirms that both addresses are an access to the same page, and feeds a column address C6 omitting the row address R4.